DocumentCode :
3781292
Title :
Design of power-up and arbiter hybrid physical unclonable functions in 65nm CMOS
Author :
Yuejun Zhang;Pengjun Wang;Gang Li;Haoyu Qian;Xiaomin Zheng
Author_Institution :
Institute of Circuits and Systems, Ningbo University, Ningbo 315211, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Physical Unclonable Functions (PUFs) is increasingly used for IC authentication to protect against cloning, imitating and counterfeiting circuit, which exploits the uncontrollable randomness due to manufacturing process variations to generate low cost secret keys. But it meets threaten by numerical modeling attacks. In the paper, a power-up and arbiter hybrid PUFs is proposed to resistant modeling attacks and is designed in TSMC 65nm CMOS technology. The hybrid PUFs integrated the advantages of the two types PUFs circuits. In the form of custom designed, the 256-bit hybrid PUFs occupies about 115μm × 116μm. Experimental results show that the hybrid PUFs have reliability and randomness.
Keywords :
"Integrated circuit modeling","Delays","CMOS integrated circuits","Security","Semiconductor device modeling","Resistance","CMOS technology"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7517073
Filename :
7517073
Link To Document :
بازگشت