DocumentCode :
3781312
Title :
Research of segmented 8bit voltage-mode R-2R ladder DAC
Author :
Wei Xu;Runxi Zhang;Chunqi Shi
Author_Institution :
Institute of Microelectronics Circuit & System, East China Normal University, Shanghai 200241, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Modeling for voltage-mode R-2R ladder digital to analog converter (DAC) is introduced in this paper. By analyzing the mismatch of resistors in ladder, the DNL and INL calculation expression are obtained. In order to achieve a higher accuracy, segmentation is used in DAC. Five different segmentation methods are compared and 3+5 segmentation structure is chosen to achieve best DNL and INL performance. For post calibration, a code-dependent current consumption expression is derived from the input impedance of R-2R ladder. A 3+5 segmented DAC based on this modeling is implemented in a standard 0.18μm CMOS process. The post simulation results show that DNL and INL are bounded at 0.30 and 0.32LSB.
Keywords :
"Resistors","Impedance","Mathematical model","Simulation","Resistance","Control systems","Digital-analog conversion"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7517105
Filename :
7517105
Link To Document :
بازگشت