Title :
100MS/s 9-bit 0.43mW SAR ADC with custom capacitor array
Author :
Wang Jingjing;Xu Rongjin;Chen Chixiao;Ye Fan;Xu Jun;Ren Junyan
Author_Institution :
State-key Laboratory of ASIC and system, Fudan University, Shanghai 200433, China
Abstract :
This paper presents a low power 9-bit 100MS/s successive approximation register analog-to-digital converter (SAR ADC) due to the custom capacitor array. In this capacitor array, a brand-new 3-D 1-fF MOM unit capacitor is used as basic capacitor cell. A beneficial improvement to capacitor array structure makes some difference too. The design is fabricated in TSMC IP9M 65nm LP CMOS technology. At the same sampling rates of 100MS/s, the layout simulation of proposed SAR ADC achieves an ENOB of 8.54bit, an SNDR of 53.15dB, an SFDR of 63.14dB and power consumption of 0.43mW under Nyquist sampling. The FOM of the SAR ADC is low to 8.63fJ/conv.
Keywords :
"Capacitors","Power demand","Quantization (signal)","Clocks","Logic arrays","Capacitance","Layout"
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
DOI :
10.1109/ASICON.2015.7517107