Title :
A 10b, 0.7ps resolution coarse-fine time-to-digital converter in 65nm CMOS using a time residue amplifier
Author :
Jiyu Chen;Song Jia;Yuan Wang
Author_Institution :
Shenzhen Graduate School, Peking University, Shenzhen 518055, China
Abstract :
This paper presents a TA based coarse-fine TDC with high resolution. The new design contains a half-pass judger to measure the relative position of the stop edge in the subrange of the delayed sequence. The extra operation helps to limit the range of time residue sent to the fine stage by one half. With the limitation, TA can achieve a high gain, ensuring the two-stage TDC with a high resolution. Besides, a new MUX structure is designed, and the signal ports are well arranged to improve the reaction speed and to reduce the power consumption. Experiment results show that resolution of the proposed circuit is 0.7ps, and the measurement range can reach 1ns. The DNL and INL are measured as 0.5LSB and 2LSB, respectively. Better linearity can be achieved by using INL lookup table and adding compensated blocks.
Keywords :
"Delays","Linearity","Tin","Solid state circuits","Power demand","Signal resolution"
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
DOI :
10.1109/ASICON.2015.7517126