DocumentCode :
3781329
Title :
A 1-V 5.2–5.7 GHz low noise sub-sampling phase locked loop in 0.18 μm CMOS
Author :
Jincheng Yang;Zhao Zhang;Peng Feng;Liyuan Liu;Nanjian Wu
Author_Institution :
State Key Laboratory of Super Lattice and Microstructures, Chinese Academy of Sciences, Beijing 100083, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a 5.2-5.7GHz low voltage sub-sampling phase locked loop (LV-SSPLL). It adopts a new low voltage multi-modulus frequency divider (LVMMD) based on Extended True Single-Phase Clock (ETSPC) and TSPC Logic, which can operates at 7 GHz frequency under only 1V supply voltage in 0.18 μm CMOS process. All the blocks of LV-SSPLL excluding the output buffer operate at 1V supply voltage. The simulation results show it consumes only 4.1mW power. The integrated jitter from 1kHz to 100MHz is 417 fs and reference spur is -54dBc when the output frequency is 5.5GHz.
Keywords :
"Phase locked loops","Low voltage","Frequency conversion","Phase noise","Clocks","Voltage-controlled oscillators","Jitter"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7517130
Filename :
7517130
Link To Document :
بازگشت