DocumentCode :
3781340
Title :
Reusable IO technique for improved utility of IC test circuit area
Author :
Junteng Zhang;Jinhui Wang;Ligang Hou;Na Gong
Author_Institution :
VLSI and System Lab, Beijing University of Technology, Beijing 100124, China
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
A reusable input/output (IO) techniques presented to enable multiple modules in an integrated circuit (IC) to share IOs, effectively improving area utility. Different schemes are developed based on static and dynamic logic, and key performance parameters including delay, maximum operating frequency, power, PDP, and layout area are investigated. A test circuit consisting of four modules is fabricated in a 0.35μm Global Foundries technology. With the proposed reusable IO technique, the IO number and layout area is reduced, respectively, by 56.5% and 55.3%. The effect of the number of modules on area efficient layout with the proposed technique is also discussed.
Keywords :
"Multiplexing","Layout","Integrated circuits","Logic gates","MOSFET","Delays"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7517143
Filename :
7517143
Link To Document :
بازگشت