Title :
A dynamic reprogramming scheme to enhance the reliability of RRAM
Author :
Xiang Zhongyuan;Zhang Feng
Author_Institution :
Institute of Microelectronics of Chinese Academy of Sciences, Beijing, China
Abstract :
In this paper, an algorithm level circuit design scheme is developed based on the typical types of error of Resistive Random Access Memory (RRAM). Error Correction Circuit (ECC) is added to the original peripheral read and write circuit of RRAM to increase error-tolerance rate of the circuit and a dynamic reprogramming mechanism with low power consumption is further added. This scheme could raise the read and write accuracy of RRAM and reduce the probability of read errors incurred by retention failure to enhance the reliability of RRAM. In addition, this scheme adds buffer in the circuit in accordance with the read characteristic of RRAM so that the write scheme of RRAM could be applied in the system level perfectly.
Keywords :
"Error correction codes","Power demand","Algorithm design and analysis","Memory management","Arrays","Integrated circuit reliability"
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
DOI :
10.1109/ASICON.2015.7517191