Title :
An improved FFT architecture optimized for reconfigurable application specified processor
Author :
Feng Han;Li Li;Kun Wang;Fan Feng;Hongbing Pan;Dong Yu
Author_Institution :
School of Electronic Science and Engineering, Nanjing University, Nanjing 210093, China
Abstract :
This paper presents an efficient architecture for computing 16 points to 1M points FFT(Fast Fourier Transformation) with a new FFT architecture based on mixed radix 2/4/8 butterfly unit. Taking advantage of the radix-8 FFT algorithm the proposed FFT architecture reduced the computation level while remaining compatible with sequences whose source data length is 2n. Furthermore, some optimizations for reconfigurable application specified processor is developed. First, we propose a separated radix 2/4/8 butterfly unit which is more flexible than an entire radix 2/4/8 butterfly unit; Second, for the sequences longer than 128k points, an efficient 2D FFT computation solution is proposed. This FFT architecture is implemented in a prototype chip of reconfigurable application specified processor. Our architecture requires only 676 us and 7.4 ms for 128k points FFT and 1M points FFT respectively. Compared to the existing DSP processor GPGPU, the proposed performance approach improved in different degrees.
Keywords :
"Computer architecture","Signal processing algorithms","Algorithm design and analysis","Discrete Fourier transforms","Digital signal processing","Radar applications","Software algorithms"
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
DOI :
10.1109/ASICON.2015.7517201