DocumentCode :
3782174
Title :
A /spl beta/-error elimination in the translinear reduction of the "log-antilog" multiplier/divider
Author :
N. Tadic
Author_Institution :
Dept. of Electr. Eng., Montenegro Univ., Yugoslavia
Volume :
1
fYear :
1999
Firstpage :
525
Abstract :
A new type of the one-quadrant analog multiplier/divider based on the translinear reduction of the ´log-antilog" (TLRLA) multiplier/divider circuit is presented in this paper. A new technique for the error elimination due to the finite current gain /spl beta/ of the used bipolar junction transistors (BJTs) is described. By adding seven BJTs (three emitter followers and two simple current mirrors) to the classical TLRLA multiplier/divider; a significant improvement in accuracy is achieved. The linearity error is smaller than 0.45% of full scale, and relative error is smaller than 1.2% of full scale, in the 0 A to 3 mA input current range, and in the 0 A to 9 mA output current range. These simulated results have been achieved with a 3 V supply.
Keywords :
"Operational amplifiers","Signal processing","Voltage","Mirrors","Analog computers","Instruments","Frequency conversion","Circuits and systems","Computational modeling","Wattmeters"
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference, 1999. IMTC/99. Proceedings of the 16th IEEE
ISSN :
1091-5281
Print_ISBN :
0-7803-5276-9
Type :
conf
DOI :
10.1109/IMTC.1999.776806
Filename :
776806
Link To Document :
بازگشت