DocumentCode :
3782217
Title :
A 6 GHz, 1.8 V, divide-by-2 circuit implemented in silicon bipolar technology
Author :
C. Pala;G. Schuppener;M. Mokhtari
Author_Institution :
Dept. of Electron., R. Inst. of Technol., Stockholm, Sweden
Volume :
2
fYear :
1999
Firstpage :
140
Abstract :
This paper presents a divide-by-2 circuit in current mirror control logic (CMCL) topology, operating up to 6 GHz at low voltage supply. The total measured power consumption is approximately 7 mW (excluding the 50 /spl Omega/ output driver) at 1.8 V with 2.7 mW/latch including the current mirrors. The CMCL topology allows a clock switch using only two cascaded transistors and is therefore suitable for low voltage applications of portable systems. The circuit has been designed for nominal 2 V operation and has been implemented in a high performance production bipolar technology.
Keywords :
"Silicon","Mirrors","Circuit topology","Low voltage","Switches","Voltage control","Logic circuits","Current measurement","Power measurement","Energy consumption"
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS ´99. Proceedings of the 1999 IEEE International Symposium on
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.780638
Filename :
780638
Link To Document :
بازگشت