DocumentCode :
3782350
Title :
HW/SW co-simulation of target C++ applications and synthesizable HDL with performance estimation
Author :
G. Polansek;A. Zemva;A. Trost
Author_Institution :
IskraTEL, Ljubljanska, Slovenia
Volume :
1
fYear :
1999
Firstpage :
468
Abstract :
In this paper we present an environment for synthesis and simulation of the industrial digital system composed of the target microprocessor, memory and hardware devices. We use C++ for coding the program for the target microprocessor and VHDL for describing the operations in hardware. The presented system combines C++ compiler and VHDL tools for simulating the design. The applicability of the environment for performance estimation of the designed digital system is demonstrated.
Keywords :
"Hardware design languages","Digital systems","Microprocessors","Random access memory","Flowcharts","Field programmable gate arrays","Communication standards","Software systems","Printed circuits","Telephony"
Publisher :
ieee
Conference_Titel :
EUROMICRO Conference, 1999. Proceedings. 25th
ISSN :
1089-6503
Print_ISBN :
0-7695-0321-7
Type :
conf
DOI :
10.1109/EURMIC.1999.794511
Filename :
794511
Link To Document :
بازگشت