Title :
Inverse circuit simulation method for topological delays estimation with logic simulator
Author :
D.M. Maksimovic;V.B. Litovski
Author_Institution :
Fac. of Electron. Eng., Nis Univ., Serbia
Abstract :
In this paper an original method is proposed for digital circuit topological delays estimation which is based on standard logic simulation mechanisms. The inverse circuit simulation (ICS) method is intended for interactive use in conjunction with circuit logic verification. Inverse circuit model propagates signal transitions in inverse direction: from circuit outputs toward circuit inputs. One simulator run provides the longest path delay for a chosen, rising or falling, edge at one circuit output. At the same time, the part of the circuit is detected which is the subject of redesign or delay optimization if the longest path delay does not satisfy required circuit operating frequency. Due to path reconvergence delay overestimation can occur which can be measured at each signal and propagated through the circuit together with logic states. The efficiency of the proposed method is tested on ISCAS ´85 benchmark circuits.
Keywords :
"Circuit simulation","Delay estimation","Logic circuits","Delay effects","Circuit testing","Digital circuits","Inverse problems","Frequency","Propagation delay","Benchmark testing"
Conference_Titel :
Microelectronics, 2000. Proceedings. 2000 22nd International Conference on
Print_ISBN :
0-7803-5235-1
DOI :
10.1109/ICMEL.2000.838788