DocumentCode :
3782822
Title :
Mapping matrix multiplication algorithm onto optimal fault-tolerant systolic array
Author :
I.Z. Milovanovic;T.I. Tokic;M.K. Stojcev;E.I. Milovanovic;N.M. Novakovic
Author_Institution :
Fac. of Electron. Eng., Nis Univ., Serbia
Volume :
2
fYear :
2000
Firstpage :
711
Abstract :
An approach to the design of fault-tolerant hexagonal systolic array (SA) for matrix multiplication is described. The approach comprises of three steps. First, redundancies are introduced at the computational level by deriving three equivalent algorithms but with disjoint index spaces. Second, we perform the accommodation of index spaces to the projection direction to obtain a hexagonal SA with an optimal number of processing elements (PE) for a given problem size. Finally, we perform mapping of the accommodated index spaces using a valid transformation matrix. As a result we obtain an SA with an optimal number of PEs which perform fault-tolerant matrix multiplication. In the case of square matrices of order N/spl times/N this array comprises N/sup 2/+2N PEs.
Keywords :
"Fault tolerance","Systolic arrays","Circuit faults","Redundancy","Argon","Linear algebra","Computational modeling","Circuit simulation","Digital control","Concurrent computing"
Publisher :
ieee
Conference_Titel :
Microelectronics, 2000. Proceedings. 2000 22nd International Conference on
Print_ISBN :
0-7803-5235-1
Type :
conf
DOI :
10.1109/ICMEL.2000.838789
Filename :
838789
Link To Document :
بازگشت