DocumentCode :
3782959
Title :
Efficient interconnect timing analysis via piecewise linear technique
Author :
J. Dabrowski
Author_Institution :
Inst. of Electron., Silesian Univ. of Technol., Gliwice, Poland
Volume :
5
fYear :
2000
Firstpage :
469
Abstract :
In this paper the application of the piecewise linear technique (PWL) to the timing analysis of circuit interconnects is presented. An RC network described by a set of linear ODEs is used to model the interconnect circuitry. The network analysis proceeds in terms of the waveform relaxation (WR)-based iterations, but the subsequent waveforms are obtained very effectively with explicit formulas as opposed to standard approaches used for ODEs. All the signals in the RC network take the PWL form that is assured by a unique non-iterative approximation procedure. The analysis algorithm is shown to be absolutely stable for standard RC trees. The model provides a performance approaching that of SPICE with a speed-up of up to 100 or more for larger networks. Some timing analysis examples for the RC trees are presented. Extensions of the method and future plans are given in summary.
Keywords :
"Timing","Piecewise linear techniques","Integrated circuit interconnections","Piecewise linear approximation","Very large scale integration","Chebyshev approximation","Circuit analysis","SPICE","Delay estimation","Algorithm design and analysis"
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.857473
Filename :
857473
Link To Document :
بازگشت