DocumentCode :
3783094
Title :
Low-power digital filtering using multiple voltage distribution and adaptive voltage scaling
Author :
S. Dhar;D. Maksimovic
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado Univ., Boulder, CO, USA
fYear :
2000
fDate :
6/22/1905 12:00:00 AM
Firstpage :
207
Lastpage :
209
Abstract :
This paper describes an adaptive power management architecture to reduce power consumption in digital filters. The proposed approach combines two low-power techniques which utilize supply voltage reduction. The first technique, multiple voltage distribution (MVD), attempts to reduce power consumption by assigning reduced supply voltages to circuit modules while satisfying timing constraints. The second technique, adaptive voltage scaling (AVS), dynamically adjusts these multiple voltages to meet throughput requirements resulting in further power reduction. An FIR filter application using the combined MVD-AVS power management scheme for two adaptively scaled supply voltages is shown to consume one-third the power of a fixed supply voltage scheme, and half the power consumed with a single supply AVS.
Keywords :
"Voltage","Adaptive filters","Digital filters","Filtering","Finite impulse response filter","Energy management","Energy consumption","Circuits","Timing","Throughput"
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2000. ISLPED ´00. Proceedings of the 2000 International Symposium on
Print_ISBN :
1-58113-190-9
Type :
conf
DOI :
10.1145/344166.344589
Filename :
876783
Link To Document :
بازگشت