DocumentCode :
3783660
Title :
Implementation of IDFT algorithm
Author :
M. Verderber;A. Zemva;A. Trost
Author_Institution :
Fac. of Electr. Eng., Ljubljana Univ., Slovenia
Volume :
1
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
107
Abstract :
We demonstrate the feasibility of exploiting FPGA devices for implementation of a computing-intensive algorithm for edge detection which is one of the earliest steps in image processing. We have developed a modular FPGA-based prototyping system composed of five Xilinx Spartan FPGA devices. The purpose of the system is to evaluate various image processing algorithms implemented in hardware. We have already implemented the edge detection algorithm on the basis of the inverse discrete Fourier transform (IDFT). We have first performed a discrete Fourier transform (DFT) on the input images, multiplying the samples with high-pass filter followed by the IDFT to obtain the image with detected edges. The whole algorithm is performed in a real-time. We have compared the efficiency of the algorithm versus the software implementation on the PC.
Keywords :
"Discrete Fourier transforms","Signal processing algorithms","Field programmable gate arrays","Image edge detection","Image processing","Prototypes","Filters","Discrete cosine transforms","Digital signal processing","Fast Fourier transforms"
Publisher :
ieee
Conference_Titel :
EUROCON´2001, Trends in Communications, International Conference on.
Print_ISBN :
0-7803-6490-2
Type :
conf
DOI :
10.1109/EURCON.2001.937775
Filename :
937775
Link To Document :
بازگشت