DocumentCode :
3783936
Title :
FPGA implementation of hardware voter
Author :
M.D. Krstic;M.K. Stojcev
Author_Institution :
Fac. of Electron. Eng., Nis, Serbia
Volume :
2
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
401
Abstract :
In this paper hardware structure of voting unit for mid-value selection is presented. In the process of the hardware design it is very important to regulate the operation of control logic, especially when it is separated into several independent blocks. This paper shows the manner of hardware mid-value select architecture (HMVSA) control logic coupling. Realization of HMVSA assumes ASIC chip implementation, and further integration within fault tolerant data acquisition systems (FTDAS). The final step of this approach assumes the process of HMVSA synthesis and implementation of the FPGA chip.
Keywords :
"Field programmable gate arrays","Hardware","Circuit faults","Voting","Logic design","Fault tolerance","Remote monitoring","Application specific integrated circuits","Control system synthesis","Redundancy"
Publisher :
ieee
Conference_Titel :
Telecommunications in Modern Satellite, Cable and Broadcasting Service, 2001. TELSIKS 2001. 5th International Conference on
Print_ISBN :
0-7803-7228-X
Type :
conf
DOI :
10.1109/TELSKS.2001.955806
Filename :
955806
Link To Document :
بازگشت