Title :
Utilizing output signatures to enhance semantic matching
Author :
C.W. Leigeber;T.E. Doom
Author_Institution :
Electr. Eng., Dayton Univ., OH, USA
fDate :
6/23/1905 12:00:00 AM
Abstract :
The importance of functional logic verification has grown considerably and spans many fields of interest, such as design verification, reengineering, and technology mapping. We present an iterative algorithm that efficiently creates and utilizes function signatures to identify functional correspondence, thus reducing the complexity of determining a semantic matching between a library circuit and a circuit under test. Previous approaches to this problem have been unable to limit certain types of correspondence between symmetric functions. The reduction of extraneous correspondences is crucial, as the verification of each match is computationally expensive. By utilizing output signatures, we will demonstrate an algorithm that is effective at handling many cases of circuit symmetry.
Keywords :
"Circuit testing","Boolean functions","Logic design","Design engineering","Circuit synthesis","Input variables","Iterative algorithms","Libraries","Computational modeling","Circuit simulation"
Conference_Titel :
Circuits and Systems, 2001. MWSCAS 2001. Proceedings of the 44th IEEE 2001 Midwest Symposium on
Print_ISBN :
0-7803-7150-X
DOI :
10.1109/MWSCAS.2001.986281