• DocumentCode
    37843
  • Title

    SWIFT: A Low-Power Network-On-Chip Implementing the Token Flow Control Router Architecture With Swing-Reduced Interconnects

  • Author

    Postman, Jacob ; Krishna, Tushar ; Edmonds, Christopher ; Li-Shiuan Peh ; Chiang, Patrick

  • Author_Institution
    Dept. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
  • Volume
    21
  • Issue
    8
  • fYear
    2013
  • fDate
    Aug. 2013
  • Firstpage
    1432
  • Lastpage
    1446
  • Abstract
    A 64-bit, 8 × 8 mesh network-on-chip (NoC) is presented that uses both new architectural and circuit design techniques to improve on-chip network energy-efficiency, latency, and throughput. First, we propose token flow control, which enables bypassing of flit buffering in routers, thereby reducing buffer size and their power consumption. We also incorporate reduced-swing signaling in on-chip links and crossbars to minimize datapath interconnect energy. The 64-node NoC is experimentally validated with a 2 × 2 test chip in 90 nm, 1.2 V CMOS that incorporates traffic generators to emulate the traffic of the full network. Compared with a fully synthesized baseline 8 × 8 NoC architecture designed to meet the same peak throughput, the fabricated prototype reduces network latency by 20% under uniform random traffic, when both networks are run at their maximum operating frequencies. When operated at the same frequencies, the SWIFT NoC reduces network power by 38% and 25% at saturation and low loads, respectively.
  • Keywords
    CMOS digital integrated circuits; integrated circuit design; integrated circuit interconnections; low-power electronics; network routing; network-on-chip; CMOS technology; SWIFT NoC; buffer size reduction; circuit design; datapath interconnect energy; low-power network-on-chip; network latency; router architecture; size 90 nm; swing reduced interconnects; swing signaling reduction; token flow control; voltage 1.2 V; word length 64 bit; Pipelines; Prototypes; Routing; Switches; System-on-a-chip; Throughput; Architecture; circuits; interconnect; low-power design; on-chip networks; routing;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2012.2211904
  • Filename
    6291847