DocumentCode :
378841
Title :
A 64 MHz /spl Sigma//spl Delta/ ADC with 105 dB IM3 distortion using a linearized replica sampling network
Author :
Gupta, S.K. ; Brooks, T.L. ; Fong, V.
Author_Institution :
Broadcom Corp., Irvine, CA, USA
Volume :
1
fYear :
2002
fDate :
7-7 Feb. 2002
Firstpage :
224
Abstract :
The authors present a ΣΔ ADC with 105 dB distortion up to 1.5 MHz signal bandwidth, which uses a linear sampling network in a single-bit feedback 2-1-1 mash cascade modulator architecture. Operating at 64 MHz clock frequency, the measured SNR in a 1.1 MHz bandwidth is 88 dB. The area, including bypass capacitors, is 2.6 mm/sup 2/, in a 0.18 μm 1.8 V/3.3 V SP5M digital CMOS process. The power consumed is 230 mW, including references and decimation filter.
Keywords :
CMOS integrated circuits; high-speed integrated circuits; sigma-delta modulation; signal sampling; /spl Sigma//spl Delta/ ADC; 0.18 micron; 1.5 MHz; 1.8 V; 230 mW; 3.3 V; 64 MHz; 88 dB; SP5M digital CMOS process; constant switch-resistance; decimation filter; high-speed ADC; linearized replica sampling network; mash cascade modulator architecture; sampling distortion; sigma-delta ADC; single-bit feedback; Bandwidth; CMOS process; Capacitors; Circuit noise; Immune system; Noise cancellation; Nonlinear distortion; Sampling methods; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2002. Digest of Technical Papers. ISSCC. 2002 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-7335-9
Type :
conf
DOI :
10.1109/ISSCC.2002.993017
Filename :
993017
Link To Document :
بازگشت