DocumentCode :
3790429
Title :
A surface potential model for predicting substrate noise coupling in integrated circuits
Author :
S. Kristiansson;F. Ingvarson;S.P. Kagganti;N. Simic;M. Zgrda;K.O. Jeppson
Author_Institution :
Dept. of Microtechnol. & Nanosci., Chalmers Univ. of Technol., Goteborg, Sweden
Volume :
40
Issue :
9
fYear :
2005
Firstpage :
1797
Lastpage :
1803
Abstract :
Caution must be taken when designing circuits so that noise injected to and transmitted through the substrate does not reach and degrade the performance of sensitive circuitry present on the chip. In this paper we present a simple analytic substrate model for evaluating substrate noise coupling. The model can handle an arbitrary number of aggressor and victim devices on a multi-layered substrate with either biased or floating backside. The model has been validated by finite element calculations and measurements on test structures manufactured in a 0.35 /spl mu/m CMOS process, and it is shown that the model gives an accurate description of the substrate noise coupling. For example, the noise suppressing properties of guard rings have been evaluated.
Keywords :
"Integrated circuit modeling","Integrated circuit noise","Predictive models","Coupling circuits","Semiconductor device modeling","Degradation","Finite element methods","Noise measurement","Semiconductor device measurement","Testing"
Journal_Title :
IEEE Journal of Solid-State Circuits
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.848172
Filename :
1501977
Link To Document :
بازگشت