Title :
Interconnect IP node for future system-on-chip designs
Author :
Saastamoinen, Ilkka ; Sigüenza-Tortosa, David ; Nurmi, Jari
Author_Institution :
Inst. of Digital & Comput. Syst., Tampere Univ. of Technol., Finland
Abstract :
An interconnect IP (intellectual Property) node architecture for flexible on-chip communication is introduced. This architecture is targeted for communication in future gigatransistor SoC (System-on-Chip) designs. The interconnect IP will be used as a testing platform when the efficiency of network topologies and routing schemes are investigated for the on-chip environment. The interconnect node uses packet based communication and forms a reusable component itself. The node is constructed from a collection of parameterized and reusable hardware blocks, which include components such as FIFO buffers, routing controllers and standardized interface wrappers. A node can be tuned to fulfill the desired characteristics of communication by selecting the internal architecture properly
Keywords :
application specific integrated circuits; industrial property; integrated circuit design; integrated circuit interconnections; integrated circuit testing; network routing; network topology; packet switching; FIFO buffers; PROTEO; flexible on-chip communication; gigatransistor SoC; interconnect IP node architecture; large digital systems; network routing schemes; network topologies; packet based communication; parameterized reusable hardware blocks; reusable component; routing controllers; standardized interface wrappers; system-on-chip designs; testing platform; Application software; Clocks; Communication system control; Conferences; Electronic equipment testing; Libraries; Protocols; Quality of service; Synchronization; System-on-a-chip;
Conference_Titel :
Electronic Design, Test and Applications, 2002. Proceedings. The First IEEE International Workshop on
Conference_Location :
Christchurch
Print_ISBN :
0-7695-1453-7
DOI :
10.1109/DELTA.2002.994599