Title :
Degree-of-freedom analysis for sequential machines targeting BIST quality and gate area
Author :
Roy, Samir ; Sikdar, Biplab K. ; Mukherjee, Monalisa ; Das, Debesh K.
Author_Institution :
Dept. of Comput. Sci. & Technol., Kalyani Govt. Eng. Coll., India
Abstract :
This paper reports the design of BIST structures for sequential machines. Testability of an FSM is limited due to the fact that some machine states remain unreachable and some act as a sink under any input sequence. The proposed scheme provides uniform mobility, referred to as degree of freedom, among the machine states in test mode by enhancing the reachability and emitability of the states. Uniform mobility of states ensures higher fault efficiency in a BIST structure. A graph based approach is introduced for state code assignment to minimize gate area. Experimental results on benchmark circuits establish that the proposed scheme does improve the BIST quality simultaneously reducing the gate area of the synthesized machine
Keywords :
built-in self test; circuit layout CAD; finite state machines; graph theory; logic testing; multivalued logic circuits; reachability analysis; sequential circuits; state assignment; BIST structures; FSM testability; benchmark circuits; combinational circuit; degree-of-freedom analysis; emitability parameters; fault efficiency; gate area minimization; graph based approach; multi-level logic circuits; reachability enhancement; sequential machines; state code assignment; system register; uniform mobility; unreachable machine states; Built-in self-test; Circuit faults; Circuit synthesis; Circuit testing; Computer science; Design engineering; Educational institutions; Sequential analysis; Sequential circuits; Test pattern generators;
Conference_Titel :
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location :
Bangalore
Print_ISBN :
0-7695-1441-3
DOI :
10.1109/ASPDAC.2002.995012