DocumentCode :
3793780
Title :
Fault-Tolerant Design for VLSI: Effect of Interconnect Requirements on Yield Improvement of VLSI Designs
Author :
Mangir; Avizienis
Author_Institution :
Mangir Associates
Issue :
7
fYear :
1982
Firstpage :
609
Lastpage :
616
Abstract :
In order to take full advantage of VLSI, new design methods are necessary to improve the yield and testability. Designs which incorporate redundancy to improve the yields of high density memory chips are well known. The goal of this paper is to motivate the extension of this technique to other types of VLSI logic circuits. The benefits and the limitations of on-chip modularization and the use of spare elements are presented, and significant yield improvements are shown to be possible.
Journal_Title :
IEEE Transactions on Computers
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1982.1676058
Filename :
1676058
Link To Document :
بازگشت