DocumentCode :
379394
Title :
On the evaluation of fairness for input queue switches
Author :
Cavendish, Dirceu ; Lajolo, Marcello ; Liu, Hongbo
Author_Institution :
C&C Res. Labs., NEC USA Inc., Princeton, NJ, USA
Volume :
2
fYear :
2002
fDate :
2002
Firstpage :
996
Abstract :
Packet switches are required to support quality of service (QoS), that is, the capability to differentiate packet servicing on a flow basis, ensuring switching objectives such as guaranteed throughput and bounded switching delays. The core of a packet switch is a switch fabric, which is typically available as a single chip or chip set. Currently, these chip sets do not support QoS features, such as required packet service rates. We develop a framework based on performance indicators for evaluating a packet switch with respect to fairness performance. In conjunction with a robust simulation environment, we analyze the performance of two well known core packet schedulers.
Keywords :
packet switching; quality of service; queueing theory; scheduling; QoS; bounded switching delays; chip sets; core packet schedulers; fairness performance; guaranteed throughput; input queue switches; packet servicing; packet switches; quality of service; switch fabric; switching objectives; Analytical models; Delay; Fabrics; Packet switching; Performance analysis; Quality of service; Robustness; Scheduling algorithm; Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, 2002. ICC 2002. IEEE International Conference on
Print_ISBN :
0-7803-7400-2
Type :
conf
DOI :
10.1109/ICC.2002.997004
Filename :
997004
Link To Document :
بازگشت