DocumentCode :
3795699
Title :
An optimum parallel architecture for high-speed real-time digital signal processing
Author :
G.R. Lang;M. Dharssi;F.M. Longstaff;P.S. Longstaff;P.A.S. Metford;M.T. Rimmer
Author_Institution :
Motorola Inf. Syst., Brampton, Ont., Canada
Volume :
21
Issue :
2
fYear :
1988
Firstpage :
47
Lastpage :
57
Abstract :
The authors describe a parallel processing architecture for real-time digital signal processing that has demonstrated virtually 100% data processing efficiency in a number of areas. The Teamed-Architecture Signal Processor (T-ASP) is a field-proven, commercially available optimal system solution to the extremely high computational and I/O rates encountered in modern digital-signal-processing environments. The design of T-ASP involves the consideration and implementation of many architectural concepts used to enhance the performance of a computer, including programmability, parallel processing, vector processing and pipelining, memory interleaving, double cache memories, multiple high-speed I/O interfaces, and segmentation of the processors for elimination of both CPU and data-handling overhead. The authors discuss hardware architecture design and implementation; hardware management; and software architecture design and implementation.
Keywords :
"Parallel architectures","Digital signal processing","Parallel processing","Computer architecture","Hardware","Data processing","Signal processing","Computer interfaces","Concurrent computing","High performance computing"
Journal_Title :
Computer
Publisher :
ieee
ISSN :
0018-9162
Type :
jour
DOI :
10.1109/2.18
Filename :
18
Link To Document :
بازگشت