Title :
Automated modeling of custom digital circuits for test
Author_Institution :
Intel Corp., Folsom, CA, USA
Abstract :
Models meant for logic verification and simulation are often used for ATPG. For custom digital circuits, these models contain many tristate devices, which leads to lower fault coverage. Unlike other research in the literature, the modeling algorithms presented in this paper analyze each channel connected component in the context of its environment, thereby capturing the relationship among its input signals. This reduces the number of tristates and increases the modeling efficiency, as measured by fault coverage. Experimental results demonstrate the superiority of this approach
Keywords :
application specific integrated circuits; automatic test pattern generation; formal verification; integrated circuit modelling; logic simulation; ATPG; automated modeling; channel connected component; custom digital circuits; fault coverage; input signals; logic simulation; logic verification; modeling efficiency; tristate devices; Algorithm design and analysis; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Context modeling; Digital circuits; Logic devices; Signal analysis;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-7695-1471-5
DOI :
10.1109/DATE.2002.998415