DocumentCode :
3802682
Title :
Activity-Sensitive Flip-Flop and Latch Selection for Reduced Energy
Author :
Seongmoo Heo;Ronny Krashinsky;Krste Asanovic
Author_Institution :
Massachusetts Inst. of Technol., Cambridge
Volume :
15
Issue :
9
fYear :
2007
Firstpage :
1060
Lastpage :
1064
Abstract :
This paper presents new techniques to evaluate the energy and delay of flip-flop and latch designs and shows that no single existing design performs well across the wide range of operating regimes present in complex systems. We propose the use of a selection of flip-flop and latch designs, each tuned for different activation patterns and speed requirements. We illustrate our technique on a pipelined MIPS processor datapath running SPECint95 benchmarks, where we reduce total flip-flop and latch energy by over 60% without increasing cycle time.
Keywords :
"Flip-flops","Clocks","Tellurium","Latches","Timing","Delay","Energy consumption","Libraries","Circuits","Logic design"
Journal_Title :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2007.902211
Filename :
4292157
Link To Document :
بازگشت