DocumentCode :
3806694
Title :
A CMOS Classifier Circuit Using Neural Networks With Novel Architecture
Author :
Merih Yildiz;Shahram Minaei;Izzet Cem Goknar
Author_Institution :
Department of Electronics and Communication Engineering, Dogus University, Acibadem, Kadikoy 34722, Istanbul, Turkey
Volume :
18
Issue :
6
fYear :
2007
Firstpage :
1845
Lastpage :
1850
Abstract :
In this letter, complementary metal-oxide-semiconductor (CMOS) implementation of a neural network (NN) classifier with several output levels and a different architecture is given. The proposed circuit operates in current mode and can classify several types of data. The classifier circuit is designed using a current-voltage converter, an inverter followed by a NOR gate and a voltage-current output stage. Using a 0.35-m TSMC technology parameters, SPICE simulation results for a classifier with two inputs are included to verify the expected results.
Keywords :
"Neural networks","Neurons","Voltage","Circuit simulation","Artificial neural networks","Piecewise linear techniques","Inverters","SPICE","Councils","Biomedical engineering"
Journal_Title :
IEEE Transactions on Neural Networks
Publisher :
ieee
ISSN :
1045-9227
Type :
jour
DOI :
10.1109/TNN.2007.902961
Filename :
4359201
Link To Document :
بازگشت