DocumentCode :
3806993
Title :
Design in the Power-Limited Scaling Regime
Author :
Borivoje Nikolic
Author_Institution :
Univ. of California at Berkeley, Berkeley
Volume :
55
Issue :
1
fYear :
2008
Firstpage :
71
Lastpage :
83
Abstract :
Technology scaling has entered a new era, where chip performance is constrained by power dissipation. Power limits vary with the application domain; however, they dictate the choices of technology and architecture and necessitate implementation techniques that tradeoff performance for power savings. This paper examines technology options in the power-limited-scaling regime and reviews sensitivity-based analysis that can be used for the optimal selection of optimal architectures and circuit implementations to achieve the best performance under power constraints. These tradeoffs are examined in the context of power minimization at the technology, circuit, logic, and architecture levels, both at the design and run times.
Keywords :
"Threshold voltage","Logic gates","Power dissipation","Switches","Leakage current","Performance evaluation","Microprocessors"
Journal_Title :
IEEE Transactions on Electron Devices
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2007.911350
Filename :
4408797
Link To Document :
بازگشت