DocumentCode :
3807297
Title :
Monitoring the Electrical Properties of the Back Silicon Interface of Silicon-on-Sapphire Wafers
Author :
Hiroshi Domyo;Karl Bertling;Tran Ho;Neal Kistler;George Imthurn;Michael Stuber;Aleksandar D. Rakic;Yew-Tong Yeow
Author_Institution :
Univ. of Queensland, Brisbane
Volume :
29
Issue :
4
fYear :
2008
Firstpage :
325
Lastpage :
327
Abstract :
The density and the electrical nature of the interface traps at the silicon-sapphire interface of silicon-on-sapphire (SOS) MOSFETs have a significant influence on the electrical characteristics of these transistors. This letter describes a simple MOS test structure for evaluating the electrical properties of this interface of SOS wafers. Measurement and modeling of the C-V characteristics of the test structure fabricated on production SOS wafers are presented. We have demonstrated that the C-V characteristics are an efficient tool for studying the depletion of the silicon-sapphire interface by the interface trapped charge.
Keywords :
"Monitoring","Silicon","Testing","MOSFETs","CMOS technology","Integrated circuit technology","MOS capacitors","Australia","Implants","Semiconductor films"
Journal_Title :
IEEE Electron Device Letters
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2008.918263
Filename :
4464127
Link To Document :
بازگشت