DocumentCode :
3809145
Title :
Scalable Digital Multiphase Modulator
Author :
Tony Carosa;Regan Zane;Dragan Maksimovic
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Colorado at Boulder, Boulder, CO
Volume :
23
Issue :
4
fYear :
2008
Firstpage :
2201
Lastpage :
2205
Abstract :
An architecture is presented for digital multiphase modulators (MPM) that leads to an efficient, high performance hardware realization. The combined modulator, switching phases and output filter are viewed as a multilevel digital-to-analog converter with high power output, or a power D/A, and concepts used in D/A converters are leveraged to achieve high performance and hardware efficiency. The modulator is split into three functional blocks including a decoder that determines how many phases are on at any time, a selector that determines which phases are on at any time, and a single high-resolution module that is time-shared among all phases. The resulting architecture scales favorably with a large number of phases and facilitates fast update rates of the input command well above the single phase-switching frequency, fs. Experimental results are presented for a custom integrated circuit realization in a 0.35-muCMOS process, designed for 16-phase output with an input command update rate of 16 times fs. Two complete 16 phase MPM designs are verified on the IC with different high-resolution modules, including a delay-line based design achieving 9-b resolution at fs =4 MHz and a counter-based design achieving 8-b resolution at fs = 586 kHz.
Keywords :
"Digital modulation","Hardware","Phase modulation","Digital filters","Digital-analog conversion","Switching converters","Decoding","Frequency","Application specific integrated circuits","Process design"
Journal_Title :
IEEE Transactions on Power Electronics
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2008.927609
Filename :
4558220
Link To Document :
بازگشت