Title :
Energy–Delay Optimization of 64-Bit Carry-Lookahead Adders With a 240 ps 90 nm CMOS Design Example
Author :
Radu Zlatanovici;Sean Kao;Borivoje Nikolic
Author_Institution :
Cadence Res. Labs., Berkeley, CA
Abstract :
A methodology for energy-delay optimization of digital circuits is presented. This methodology is applied to minimizing the delay of representative carry-lookahead adders under energy constraints. Impact of various design choices, including the carry-lookahead tree structure and logic style, are analyzed in the energy-delay space and verified through optimization. The result of the optimization is demonstrated on a design of the fastest adder found, a 240-ps Ling sparse domino adder in 1 V, 90 nm CMOS. The optimality of the results is assessed against the impact of technology scaling.
Keywords :
"Design optimization","Adders","Space technology","Optimization methods","Digital circuits","Delay","Tree data structures","CMOS logic circuits","Logic design","CMOS technology"
Journal_Title :
IEEE Journal of Solid-State Circuits
DOI :
10.1109/JSSC.2008.2010795