DocumentCode :
3818236
Title :
Noise Reduction in CMOS Circuits Through Switched Gate and Forward Substrate Bias
Author :
Domagoj Siprak;Marc Tiebout;Nicola Zanolla;Peter Baumgartner;Claudio Fiegna
Author_Institution :
Infineon Technol. AG, Neubiberg
Volume :
44
Issue :
7
fYear :
2009
Firstpage :
1959
Lastpage :
1967
Abstract :
A new concept of noise reduction in CMOS circuits is presented taking advantage of a strong reduction of MOSFET low-frequency noise occurring under switched gate bias conditions and forward substrate bias. The effect of forward substrate bias on noise reduction is significantly larger in switched compared to constant gate bias conditions. Experimental results reveal that forward substrate bias is most effective when applied during the off-state of the transistor. A bias scheme adopting forward substrate bias only during the transistor off-state is suggested by the measurement results of transconductance efficiency gm/Id and intrinsic voltage gain gm/gds showing that these figures of merit are degraded when a forward substrate bias is applied during the on-state. As a first example exploiting the found noise reduction on circuit level, a 14 GHz pMOS VCO is presented. Our results show a significant reduction of close to carrier phase noise when a forward substrate bias is applied to the MOSFETs providing the negative conductance stage for the oscillation of the VCO. The outlined principles can be extended to other circuits and motivate new topologies and biasing schemes for analog and radio frequency CMOS circuits.
Keywords :
"Noise reduction","Switching circuits","Voltage-controlled oscillators","MOSFET circuits","Low-frequency noise","Gain measurement","Transconductance","Voltage","Degradation","Phase noise"
Journal_Title :
IEEE Journal of Solid-State Circuits
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2020246
Filename :
5109780
Link To Document :
بازگشت