Title :
Processing time saving in low power voice coding applications using synchronous reconfigurable co-processing architecture
Author :
Carta, Salvatore M. ; Raffo, Luigi
Author_Institution :
Dept. of Electr. & Electron. Eng., Cagliari Univ., Italy
Abstract :
Power dissipation reduction is a stringent constraint in modern mobile devices. It can be obtained by supply voltage or frequency reduction, but a strong reduction of number of cycles for operation must be achieved. To this end, reconfigurable architectures are a valuable solution. In this paper a reconfigurable architecture is designed and successfully tested on GSM coding. An average reduction of 98.2% cycles for specific tasks and of 44.6% cycles for overall computation with respect to standard general purpose processors is obtained.
Keywords :
VLSI; cellular radio; coprocessors; integrated circuit design; low-power electronics; mobile handsets; reconfigurable architectures; speech coding; vocoders; GSM coding; low power voice coding applications; mobile devices; operation cycles reduction; overall computation cycles; power dissipation reduction; processing time saving; standard general purpose processors; supply frequency reduction; supply voltage reduction; synchronous reconfigurable co-processing architecture; Capacitance; Computer architecture; Coprocessors; Frequency; Kernel; Partitioning algorithms; Power dissipation; Reconfigurable architectures; Signal processing algorithms; Voltage;
Conference_Titel :
Electronics, Circuits and Systems, 2002. 9th International Conference on
Print_ISBN :
0-7803-7596-3
DOI :
10.1109/ICECS.2002.1046217