DocumentCode :
383758
Title :
A low power fault secure timer implementation based on the Gray encoding scheme
Author :
Papadomanolakis, K.S. ; Kakarountas, A.P. ; Sklavos, N. ; Goutis, C.E.
Author_Institution :
VLSI Design Lab., Patras Univ., Greece
Volume :
2
fYear :
2002
fDate :
2002
Firstpage :
537
Abstract :
In this paper a novel architecture for low power fault-secure synchronous timer that relies on the Gray-coding scheme, is introduced. This timer is based on the Parity prediction technique and it can detect any single stuck-at-fault, transient or permanent, in real-time. A thorough analysis of the timer´s architecture and its behavior at the occurrence of any single fault on the circuit is presented, to ensure the fault-secure property of the timer. Also the hardware and power requirements of this fault-secure timer are examined, in comparison to other dominating safe operation timers based on existing fault-secure counters, to show the benefits that can be derived from the use of this timer scheme.
Keywords :
Gray codes; counting circuits; digital integrated circuits; error detection; integrated circuit testing; logic testing; low-power electronics; timing circuits; fault-secure synchronous timer; low power synchronous timer; parity prediction technique; permanent fault; power requirements; real-time detection; stuck-at-fault; transient fault; Aerospace safety; Arithmetic; Circuit faults; Computer errors; Counting circuits; Electrical fault detection; Encoding; Fault detection; Hardware; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2002. 9th International Conference on
Print_ISBN :
0-7803-7596-3
Type :
conf
DOI :
10.1109/ICECS.2002.1046220
Filename :
1046220
Link To Document :
بازگشت