Title :
A 2.63 Mbit/s VLSI Implementation of SISO Arithmetic Decoders for High Performance Joint Source Channel Codes
Author :
Zezza, S. ; Nooshabadi, Saeid ; Masera, Guido
Author_Institution :
Department of Electronics, Politecnico di Torino, Torino, Italy
Abstract :
This paper highlights the implementation challenges faced by the current high performing error resilient joint source channel coding (JSCC) techniques based on the concept of soft-input soft-output (SISO) decoding of arithmetic codes (AC). Further, it proposes several efficient algorithmic and a very large scale integration (VLSI) architectural techniques to improve the throughput performance of SISO for JSCC. The VLSI hardware implementation of the proposed algorithm, when implemented on a 90 nm standard cells technology running at 588 MHz, achieves a decoding throughput of up to 2.63 Mbits/s capable of decoding QCIF format for video conferencing.
Keywords :
Complexity theory; Iterative decoding; Joints; Maximum likelihood decoding; Throughput; Very large scale integration; Error resilience arithmetic codes; iterative decoding; joint source channel coding; wireless multimedia;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2012.2209292