Title :
An Efficient 10GBASE-T Ethernet LDPC Decoder Design With Low Error Floors
Author :
Zhengya Zhang;Venkat Anantharam;Martin J. Wainwright;Borivoje Nikolic
Author_Institution :
Department of Electrical Engineering and Computer Sciences, Department of Electrical Engineering and Computer Science, University of California, University of Michigan, Berkeley, Ann Arbor, MI, USA
Abstract :
A grouped-parallel low-density parity-check (LDPC) decoder is designed for the (2048,1723) Reed-Solomon-based LDPC (RS-LDPC) suitable for 10GBASE-T Ethernet. A two-step decoding scheme reduces the wordlength to 4 bits while lowering the error floor to below 10-14 BER. The proposed post-processor is conveniently integrated with the decoder, adding minimal area and power. The decoder architecture is optimized by groupings so as to localize irregular interconnects and regularize global interconnects and the overall wiring overhead is minimized. The 5.35 mm2, 65 nm CMOS chip achieves a decoding throughput of 47.7 Gb/s. With scaled frequency and voltage, the chip delivers a 6.67 Gb/s throughput necessary for 10GBASE-T while dissipating 144 mW of power.
Keywords :
"Ethernet networks","Parity check codes","Iterative decoding","Integrated circuit interconnections","Wiring","Digital video broadcasting","Routing","Throughput","WiMAX","Silicon"
Journal_Title :
IEEE Journal of Solid-State Circuits
DOI :
10.1109/JSSC.2010.2042255