Title :
Integration of $\hbox{LaLuO}_{3} \ (\kappa \sim \hbox{30})$ as High-$\kappa$ Dielectric on Strained and Unstrained SOI MOSF
Author :
E. Durgun Ozben;J. M. J. Lopes;A. Nichau;M. Schnee;S. Lenk;A. Besmehn;K. K. Bourdelle;Q. T. Zhao;J. Schubert;S. Mantl
Author_Institution :
Institute of Bio- and Nanosystems (IBN1-IT), JARA-FIT, Forschungszentrum Jü
Abstract :
The integration of lanthanum lutetium oxide (LaLuO3) with a n value of 30 is, for the first time, demonstrated on strained and unstrained SOI n/p-MOSFETs as a gate dielectric with a full replacement gate process. The LaLuO3/Si interface showed a very thin silicate/SiO2 interlayer with a Dit level of 4.5 × 1011 (eV · cm2)-1. Fully depleted n/p-MOSFETs with LaLuO3/TiN gate stacks indicated very good performance with steep subthreshold slopes of ~70 mV/dec and high Ion/Ioff ratios. In addition, strained SOI shows enhanced electron mobilities with a factor of 1.7 compared to SOI. Both electron and hole mobilities for LaLuO3 on SOI are similar to the mobilities in reported Hf-based high-κ devices.
Keywords :
"Logic gates","Silicon","MOSFET circuits","Dielectrics","Substrates","Tin","Leakage current"
Journal_Title :
IEEE Electron Device Letters
DOI :
10.1109/LED.2010.2089423