DocumentCode :
3850327
Title :
Performance and Yield Benefits of Quasi-Planar Bulk CMOS Technology for 6-T SRAM at the 22-nm Node
Author :
Changhwan Shin;Nattapol Damrongplasit;Xin Sun;Yasumasa Tsukamoto;Borivoje Nikolic;Tsu-Jae King Liu
Author_Institution :
Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA, USA
Volume :
58
Issue :
7
fYear :
2011
Firstpage :
1846
Lastpage :
1854
Abstract :
The performance and threshold voltage variability of quasi-planar bulk MOSFETs are compared against those of conventional bulk MOSFETs, via three-dimensional (3-D) device simulations with gate line-edge roughness and atomistic doping profiles, at 25 nm gate length. The nominal performance of six transistor (6-T) SRAM cells is studied via 3-D simulation of full cell structures. Compact (analytical) modeling is used to estimate SRAM cell yields. As compared to conventional bulk CMOS technology, quasi-planar bulk CMOS technology provides for enhanced SRAM cell performance and yield, and hence facilitates reductions in cell area and operating voltage. It also enables a notchless 6-T SRAM cell design which is advantageous for improved lithographic printability and either smaller area or lower standby power, and is projected to achieve 6-sigma cell yields at operating voltages down to ~0.8 V.
Keywords :
"MOSFETs","Logic gates","Random access memory","CMOS integrated circuits","CMOS technology","Performance evaluation"
Journal_Title :
IEEE Transactions on Electron Devices
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2139213
Filename :
5762595
Link To Document :
بازگشت