DocumentCode :
3850991
Title :
Dual-loop DPLL gear-shifting algorithm for fast synchronization
Author :
Beomsup Kim
Author_Institution :
Dept. of Electr. Eng., Korean Adv. Inst. of Sci. & Technol., Taejon, South Korea
Volume :
44
Issue :
7
fYear :
1997
Firstpage :
577
Lastpage :
586
Abstract :
Since most digital phase-locked loops (DPLL´s) used in digital data transmission receivers require both fast acquisition of input frequency and phase in the beginning and substantial jitter reduction in the steady state, the DPLL loop bandwidth should be adjusted accordingly. In this paper, three bandwidth adjusting (gear-shifting) algorithms are presented, which allow both fast acquisition and significant jitter reduction for each different noise environment and hardware requirement. These algorithms suggest an optimal sequence of control parameters for a dual-loop DPLL which achieves the fastest initial acquisition time by trying to minimize the jitter variance in any given time instant. The algorithms can be used for carrier recovery or clock recovery in mobile communications, local area networks and disk drives that require a short initial preamble period.
Keywords :
"Jitter","Bandwidth","Frequency synchronization","Phase locked loops","Data communication","Steady-state","Noise reduction","Working environment noise","Hardware","Optimal control"
Journal_Title :
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.598428
Filename :
598428
Link To Document :
بازگشت