DocumentCode :
3851499
Title :
SparseRC: Sparsity Preserving Model Reduction for RC Circuits With Many Terminals
Author :
Roxana Ionutiu;Joost Rommes;Wil H. A. Schilders
Author_Institution :
School of Engineering and Science, Jacobs University, Bremen, Germany
Volume :
30
Issue :
12
fYear :
2011
Firstpage :
1828
Lastpage :
1841
Abstract :
A novel model order reduction (MOR) method, SparseRC, for multiterminal RC circuits is proposed. Specifically tailored to systems with many terminals, SparseRC employs graph-partitioning and fill-in reducing orderings to improve sparsity during model reduction, while maintaining accuracy via moment matching. The reduced models are easily converted to their circuit representation. These contain much fewer nodes and circuit elements than otherwise obtained with conventional MOR techniques, allowing faster simulations at little accuracy loss.
Keywords :
"Graphs","Integrated circuit modeling","Reduced order systems","Passive circuits"
Journal_Title :
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2011.2166075
Filename :
6071083
Link To Document :
بازگشت