Title :
SparseRC: Sparsity Preserving Model Reduction for RC Circuits With Many Terminals
Author :
Roxana Ionutiu;Joost Rommes;Wil H. A. Schilders
Author_Institution :
School of Engineering and Science, Jacobs University, Bremen, Germany
Abstract :
A novel model order reduction (MOR) method, SparseRC, for multiterminal RC circuits is proposed. Specifically tailored to systems with many terminals, SparseRC employs graph-partitioning and fill-in reducing orderings to improve sparsity during model reduction, while maintaining accuracy via moment matching. The reduced models are easily converted to their circuit representation. These contain much fewer nodes and circuit elements than otherwise obtained with conventional MOR techniques, allowing faster simulations at little accuracy loss.
Keywords :
"Graphs","Integrated circuit modeling","Reduced order systems","Passive circuits"
Journal_Title :
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
DOI :
10.1109/TCAD.2011.2166075