DocumentCode :
385647
Title :
Physical design challenges for billion transistor chips
Author :
Groeneveld, Patrick R.
Author_Institution :
Eindhoven Univ. of Technol., Netherlands
fYear :
2002
fDate :
2002
Firstpage :
78
Lastpage :
83
Abstract :
Advancing process technology will necessitate and even more rigorous automation of the IC design trajectory. The design scale will increase with Moore´s law, approaching 1,000,000,000 transistors in the coming years. This enables the design of SoC systems with complexities unprecedented unhuman history. At the same time the physics of silicon manufacturing is increasing the ´silicon complexity´. Additional design steps are required to address cross talk, voltage drop, antenna rules and others. Much more so than in previous technology nodes, the effects of parasitics must be addressed at various stages of the IC design flow. Nothing less than a full automation of the silicon complexity issues is required to stop the design productivity gap from growing.
Keywords :
circuit CAD; electronic design automation; integrated circuit design; IC design; IC design flow; design automation; design productivity; design steps; silicon complexity; silicon manufacturing; Costs; Design automation; Electronic design automation and methodology; History; Humans; Manufacturing automation; Moore´s Law; Productivity; System-on-a-chip; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2002. Proceedings. 2002 IEEE International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-1700-5
Type :
conf
DOI :
10.1109/ICCD.2002.1106751
Filename :
1106751
Link To Document :
بازگشت