DocumentCode :
385844
Title :
Design and evaluation of high performance microprocessor with reconfigurable on-chip memory
Author :
Ohneda, Taku ; Kondo, Masaaki ; Imai, Masashi ; Nakamura, Hiroshi
Author_Institution :
Res. Center for Adv. Sci. & Technol., Univ. of Tokyo, Japan
Volume :
1
fYear :
2002
fDate :
2002
Firstpage :
211
Abstract :
The performance gap between processor and main memory is serious problem especially in high performance computing. In order to overcome this problem, we have proposed a new processor architecture called SCIMA, which integrates software-controllable memory (SCM) into a processor chip as a part of main memory in addition to ordinary cache. SCIMA is defined as an extension of a general microprocessor whose load/store unit is extended to control data accesses to the SCM. In this paper, we present a load/store unit of SCIMA by extending the unit of MIPS R10000 processor and evaluate the impact of the extension on area and clock frequency. The evaluation results reveal that SCIMA achieves 1.5 - 10 times higher performance compared with cache based architecture although the cycle time of SCIMA is 5.7% longer.
Keywords :
integrated circuit design; logic simulation; memory architecture; microprocessor chips; reconfigurable architectures; MIPS R10000 processor; SCIMA; area; clock frequency; cycle time; data accesses; load/store unit; microprocessor; reconfigurable on-chip memory; software controlled integrated memory architecture; software-controllable memory; Clocks; Computer architecture; Delay; Educational programs; Frequency; High performance computing; Memory architecture; Microprocessors; Prefetching; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
Type :
conf
DOI :
10.1109/APCCAS.2002.1114939
Filename :
1114939
Link To Document :
بازگشت