DocumentCode :
385885
Title :
Partition methodology for the final adder in a tree-structure parallel multiplier generator
Author :
Juang, Tso-Bing ; Jan, Jeng-Hsiun ; Tsai, Ming-Yu ; Hsiao, Shen-Fu
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
Volume :
1
fYear :
2002
fDate :
2002
Firstpage :
471
Abstract :
In this paper, we focus on the performance optimization of the final addition stage in a tree-structure multiplier. Two novel partitioning methods for the final addition are proposed in order to fully exploit the feature of nonuniform signal arrival time at different bit positions. Simulation results show that our methods have better performance compared to previous approaches.
Keywords :
adders; circuit optimisation; digital arithmetic; logic design; logic partitioning; logic simulation; adder partition methodology; bit positions nonuniform signal arrival time; final addition stage performance optimization; multiplication; partitioning methods; tree-structure parallel multiplier generator final adders; Computer science; Costs; Delay effects; Digital signal processing; Flowcharts; Hardware; Optimization methods; Region 2; Region 3; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
Type :
conf
DOI :
10.1109/APCCAS.2002.1115024
Filename :
1115024
Link To Document :
بازگشت