DocumentCode :
385926
Title :
Improving mW/MHz ratio in FPGAs pipelined designs
Author :
Cadenas, Oswaldo ; Megson, Graham
Author_Institution :
Sch. of Comput. Sci., Reading Univ., UK
fYear :
2002
fDate :
2002
Firstpage :
276
Lastpage :
282
Abstract :
This paper presents a simple clocking technique to migrate classical synchronous pipelined designs to a synchronous functional-equivalent alternative system in the context of FPGAs. When the new pipelined design runs at the same throughput of the original design, around 30% better mW/MHz ratio was observed in Virtex-based FPGA circuits. The evaluation is done using a simple but representative and practical systolic design as an example. The technique in essence is a simple replacement of the clocking mechanism for the pipe-storage elements; however no extra design effort is needed. The results show that the proposed technique allows immediate power and area-time savings of existing designs rather than exploring potential benefits by a new logic design to the problem using the classic pipeline clocking mechanism.
Keywords :
field programmable gate arrays; logic design; systolic arrays; FPGAs pipelined designs; Virtex-based FPGA circuits; clocking technique; logic design; mW/MHz ratio; synchronous functional-equivalent alternative system; systolic design; Circuit synthesis; Clocks; Computer science; Cybernetics; Design engineering; Energy consumption; Field programmable gate arrays; Logic design; Pipelines; Proposals;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2002. Proceedings. Euromicro Symposium on
Print_ISBN :
0-7695-1790-0
Type :
conf
DOI :
10.1109/DSD.2002.1115379
Filename :
1115379
Link To Document :
بازگشت