DocumentCode :
3861684
Title :
Comments on "A systematic approach for design of digit-serial signal processing architectures"
Author :
B.E. Saglam;G. Cosgul;G. Dundar
Author_Institution :
Dept. of Electr. & Electron. Eng., Bogazici Univ., Istanbul, Turkey
Volume :
47
Issue :
4
fYear :
2000
Firstpage :
369
Lastpage :
370
Abstract :
For the original paper see IEEE Trans. Circuits Syst., vol. 38, no. 4, p. 358-75 (1991). In the aforementioned paper, Parhi has modified the square-root algorithm and the relevant architecture presented by Majithia (1971). Although the example computed by the author, gives the correct result, for many other examples, the algorithm yields incorrect results because it is missing the necessary operand bits that must be included in each step of the add/subtract operation and must be transmitted to the next step. This lack of operand bits is due to the elimination of the msb of the partial remainder after shifting it by one bit to the left at each step.
Keywords :
"Signal design","Signal processing","Solid state circuits","Voltage","Filters","Feedback circuits","Differential amplifiers","Frequency","Circuit stability","Operational amplifiers"
Journal_Title :
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.839674
Filename :
839674
Link To Document :
بازگشت