DocumentCode :
3861918
Title :
The impact of interconnection and dielectric materials on the time delay of scaled memory-adder systems
Author :
K. Nikolic;D. Berzon;M. Forshaw
Author_Institution :
Dept. of Phys. & Astron., Univ. Coll. London, UK
Volume :
48
Issue :
6
fYear :
2001
Firstpage :
1121
Lastpage :
1126
Abstract :
This paper examines how the use of copper instead of aluminum and the use of low dielectric constant material instead of standard oxide materials for chip wiring would improve the signal delay in a typical microprocessor. The minimum feature size (MOSFET gate length) of basic elements, MOSFETs and interconnects, is scaled in the range of 550 nm-50 nm. Our results suggest that, for example, a 50% decrease of the interconnect resistance will bring only a very moderate improvement (up to a few percent), whereas the reduction of dielectric constant by 50% would have a very strong impact of almost 50% reduction in the time delay for the local line structures.
Keywords :
Integrated circuit interconnections
Journal_Title :
IEEE Transactions on Electron Devices
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.925237
Filename :
925237
Link To Document :
بازگشت