DocumentCode :
3863086
Title :
Reducing power with activity trigger analysis
Author :
Jan Lanik;Julien Legriel;Erwan Piriou;Emmanuel Viaud;Fahim Rahim;Oded Maler;Solaiman Rahim
Author_Institution :
Verimag
fYear :
2015
Firstpage :
169
Lastpage :
178
Abstract :
In this paper we propose and implement a methodology for power reduction in digital circuits, closing the gap between conceptual (by designer) and local (by EDA) clock gating. We introduce a new class of coarse grained local clock gating conditions and develop a method for detecting such conditions and formally proving their correctness. The detection of these conditions relies on architecture characterization and statistical analysis of simulation, all done at the RTL. Formal verification is performed on an abstract circuit model. We demonstrate a significant power reduction from 33 to 40% of total power on a clusterized circuit design for video processing.
Keywords :
"Clocks","Registers","Computers","Power demand","Statistical analysis","Integrated circuit modeling","Analytical models"
Publisher :
ieee
Conference_Titel :
Formal Methods and Models for Codesign (MEMOCODE), 2015 ACM/IEEE International Conference on
Type :
conf
DOI :
10.1109/MEMCOD.2015.7340484
Filename :
7340484
Link To Document :
بازگشت