DocumentCode :
386684
Title :
The effect of first-level cache improvements on the RAMpage memory hierarchy
Author :
Machanick, Philip ; Patel, Zunaid
Volume :
1
fYear :
2002
fDate :
2-4 Oct. 2002
Firstpage :
71
Abstract :
The RAMpage memory hierarchy is an alternative memory organization which addresses the growing CPU-DRAM speed gap, by replacing the lowest-level cache by an SRAM main memory. This paper presents some modifications to the RAMpage hierarchy. More aggressive first level cache implementations are shown to improve performance of the RAMpage model, when context switches were taken on misses to DRAM.
Keywords :
cache storage; random-access storage; RAMpage memory hierarchy; SRAM main memory; first-level cache improvements; Bridges; Computer science; Context modeling; Delay; Interleaved codes; Multithreading; Random access memory; Surface-mount technology; Switches; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Africon Conference in Africa, 2002. IEEE AFRICON. 6th
Print_ISBN :
0-7803-7570-X
Type :
conf
DOI :
10.1109/AFRCON.2002.1146808
Filename :
1146808
Link To Document :
بازگشت